Nusullapalli, Rambabu and N, Vaishnavi (2018) DESIGN OF FFT ARCHITECTURE USING KOGGE STONE ADDER. International Journal of Advances in Signal and Image Sciences, 4 (2). p. 8. ISSN 2457-0370
admin,+2-OK.pdf - Published Version
Download (414kB)
Abstract
An efficient Fast Fourier Transform (FFT) algorithm is used in the Orthogonal Frequency Division Multiplexing (OFDM) applications in order to compute the discrete Fourier transform. Also, a Single Path Delay Feedback (SDF) which is pipeline FFT architecture is used for faster performance to achieve high throughput. In conventional method, the FFT design has high delay and power due to time taken by the multiplication part. To decrease the delay, Kogge Stone Parallel Prefix Adder (KSPPA) is used with booth multiplier. As SDF is a simpler approach to realize FFT in different length, 64-point Radix-4 SDF-FFT algorithm using KSPPA in the booth multiplier is discussed in this study. The system is implemented in Xilinx 12.4 ISE and simulated using MODELSIM 6.3c. Results show that the system reduces the delay and power.
Item Type: | Article |
---|---|
Subjects: | STM Digital Library > Multidisciplinary |
Depositing User: | Unnamed user with email support@stmdigitallib.com |
Date Deposited: | 25 Jan 2023 10:01 |
Last Modified: | 23 May 2024 06:32 |
URI: | http://archive.scholarstm.com/id/eprint/292 |